DocumentCode :
1578044
Title :
Emulating large designs on small reconfigurable hardware
Author :
GajjalaPurna, Karthikeya M. ; Bhatia, Dinesh
Author_Institution :
Design Autom. Lab., Cincinnati Univ., OH, USA
fYear :
1998
Firstpage :
58
Lastpage :
63
Abstract :
FPGA based hardware emulation is becoming very popular for checking the functional correctness of designs prior to fabrication. A design is partitioned and mapped on a programmable hardware system that consists of several FPGAs. Typically, as the design size increases, the utilization of FPGA devices tends to fall rapidly. This demands large amounts of hardware resources for emulating large designs. The authors have demonstrated a methodology for mapping huge designs by partitioning, scheduling, and proper controlling through software on small reconfigurable or programmable hardware platforms. They explore the usage of time domain as a viable alternative to space domain for logic emulation. The methodology is demonstrated with real executing examples
Keywords :
field programmable gate arrays; logic CAD; processor scheduling; reconfigurable architectures; FPGA based hardware emulation; FPGAs; control; design mapping; design partitioning; functional correctness checking; hardware resources; large design emulation; logic emulation; programmable hardware system; scheduling; small reconfigurable hardware; software; time domain; Algorithm design and analysis; Clustering algorithms; Emulation; Hardware; Logic design; Programmable logic arrays; Programmable logic devices; Scheduling algorithm; Software tools; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Rapid System Prototyping, 1998. Proceedings. 1998 Ninth International Workshop on
Conference_Location :
Leuven
ISSN :
1074-6005
Print_ISBN :
0-8186-8479-8
Type :
conf
DOI :
10.1109/IWRSP.1998.676669
Filename :
676669
Link To Document :
بازگشت