DocumentCode :
1578098
Title :
Behavioral emulation of synthesized RT-level descriptions using VLIW architectures
Author :
Buchholz, T. ; Haug, G. ; Kebschull, U. ; Koch, G. ; Rosenstiel, W.
Author_Institution :
Forschungszentrum Inf., Karlsruhe, Germany
fYear :
1998
Firstpage :
70
Lastpage :
75
Abstract :
Describes techniques that allow VLIW architectures to be used for the behavioral emulation of RT-level descriptions. The starting point of the techniques is a behavioral description at the algorithmic level, e.g. VHDL. This description is transformed into RT-level descriptions of the datapath and controller. The controller is given as a finite state machine. We show how to map these descriptions onto assembly code that can be executed on a VLIW microprocessor. We found the Texas Instruments TMS320C6x series of DSP chips to be suitable candidates for the mapping
Keywords :
Texas Instruments computers; assembly language; digital signal processing chips; finite state machines; hardware description languages; high level synthesis; microprogramming; parallel architectures; virtual machines; DSP chips; Texas Instruments TMS320C6x series; VHDL; VLIW architectures; VLIW microprocessor; algorithmic description; assembly code; behavioural emulation; controller description; datapath description; finite state machine; register transfer level; synthesized RT-level descriptions; Assembly; Computer architecture; Digital signal processing; Emulation; Field programmable gate arrays; High level synthesis; Instruments; Programming profession; Registers; VLIW;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Rapid System Prototyping, 1998. Proceedings. 1998 Ninth International Workshop on
Conference_Location :
Leuven
ISSN :
1074-6005
Print_ISBN :
0-8186-8479-8
Type :
conf
DOI :
10.1109/IWRSP.1998.676671
Filename :
676671
Link To Document :
بازگشت