DocumentCode :
1578408
Title :
SEU Simulation Framework for Xilinx FPGA: First Step towards Testing Fault Tolerant Systems
Author :
Straka, Martin ; Kastil, Jan ; Kotasek, Zdenek
Author_Institution :
Fac. of Inf. Technol., Brno Univ. of Technol., Brno, Czech Republic
fYear :
2011
Firstpage :
223
Lastpage :
230
Abstract :
In the paper, the SEU simulation framework for testing fault tolerant system designs implemented into FPGA is presented. The framework is based on SEU generation outside FPGA (in personal computer) and the transport of modified bit stream through the JTAG interface and subsequent dynamic reconfiguration of FPGA. It allows to select region of the FPGA for SEU placing. The SEU simulator does not require any changes in the tested design and is fully independent on the function implemented into FPGA. The requirements on the SEU generator and its properties are described in the paper as well. The external SEU generator for Xilinx FPGA was implemented and verified on evaluation board ML506 with Virtex5 for different types of RTL circuits and fault tolerant architectures. The experimental results demonstrated the effectiveness of the methodology.
Keywords :
fault tolerance; field programmable gate arrays; JTAG interface; ML506; RTL circuits; SEU simulation framework; Virtex5; Xilinx FPGA; fault tolerant architectures; fault tolerant systems; subsequent dynamic reconfiguration; Computer architecture; Fault tolerant systems; Field programmable gate arrays; Generators; Single event upset; Testing; Tunneling magnetoresistance; FPGA; SEU; fault tolerant system; framework; generator; partial reconfiguration; simulation; testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital System Design (DSD), 2011 14th Euromicro Conference on
Conference_Location :
Oulu
Print_ISBN :
978-1-4577-1048-3
Type :
conf
DOI :
10.1109/DSD.2011.32
Filename :
6037413
Link To Document :
بازگشت