Title :
Evaluation of Fault-Tolerant Routing Methods for NoC Architectures
Author :
Valinataj, Mojtaba
Author_Institution :
Dept. of Electr. & Comput. Eng., Babol Univ. of Technol. (NIT), Babol, Iran
Abstract :
This paper presents performance and reliability evaluation of deterministic and adaptive fault-tolerant routing algorithms used in Network-on-Chip (NoC) designs. The investigated methods have a multi-level fault-tolerance capability and therefore can be separately evaluated. To illustrate the effectiveness of these methods, we conduct appropriate simulations on different applications for performance evaluation. But, for reliability assessment, we propose an analytical approach based on combinatorial reliability models to show the effect of fault-tolerant routing algorithms on overall NoC reliability.
Keywords :
combinatorial mathematics; fault tolerance; multiprocessing systems; network-on-chip; performance evaluation; reliability; NoC architectures; adaptive fault-tolerant routing algorithm; combinatorial reliability models; deterministic fault-tolerant routing algorithm; fault-tolerant routing methods; multilevel fault tolerance; network-on-chip designs; reliability assessment; Analytical models; Circuit faults; Fault tolerance; Fault tolerant systems; Reliability engineering; Routing; fault-tolerance; network-on-chip; performance; reliability; routing algorithm;
Conference_Titel :
Digital System Design (DSD), 2011 14th Euromicro Conference on
Conference_Location :
Oulu
Print_ISBN :
978-1-4577-1048-3
DOI :
10.1109/DSD.2011.63