DocumentCode :
1579361
Title :
Thermal Effect of TSVs in 3D Die-Stacked Integrated Circuits
Author :
Clarke, Hadrien A. ; Murakami, Kazuaki
Author_Institution :
Inst. of Syst., Inf. Technol. & Nanotechnol., Japan
fYear :
2011
Firstpage :
503
Lastpage :
508
Abstract :
Shorter interconnects and higher integration are among the benefits that 3D die-stacking is expected to bring to future integrated circuits. However, when stacking power-dissipating dies one on top of the other, the total power density increases accordingly. As a result, temperatures in 3DICs are exacerbated. TSVs are regarded as a solution since they are made of copper and have a high thermal conductivity. In this paper, both the global and the local thermal effects of TSVs are evaluated by means of a framework based on FEM. By using a TSV grid covering a whole IC, it is shown that, on a global scale, TSVs make the overall average temperature drop slightly. Furthermore, on a local scale, it is shown that the insertion of TSVs near a hotspot has an effect that not only depends on the density of the TSVs but also on how they are arranged. Our experiments have also revealed that other parameters, such as the thermal conductivity of the material in which the hotspot is located, may influence the cooling efficiency of the TSVs.
Keywords :
copper; finite element analysis; integrated circuit interconnections; thermal conductivity; three-dimensional integrated circuits; 3D die-stacked integrated circuits; Cu; FEM; TSV grid; copper; power density; shorter interconnects; stacking power-dissipating dies; thermal conductivity; thermal effect; Conductivity; Copper; Heating; Thermal analysis; Thermal conductivity; Through-silicon vias; 3DIC; Thermal Analysis; Through-Silicon Via;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital System Design (DSD), 2011 14th Euromicro Conference on
Conference_Location :
Oulu
Print_ISBN :
978-1-4577-1048-3
Type :
conf
DOI :
10.1109/DSD.2011.70
Filename :
6037454
Link To Document :
بازگشت