DocumentCode :
1579860
Title :
Design of Digital Audio DSP Core
Author :
Chang Won Ryu ; Dong Hun Lee ; Hua Jun Chi ; Kyoung Su Kwan ; Tae Hoon Kim ; Ju Sung Park
Author_Institution :
Dept. of Electr. Eng., Pusan Nat. Univ., Busan
fYear :
2006
Firstpage :
59
Lastpage :
62
Abstract :
This paper describes the architecture and design procedure of a DSP (digital signal processor) for the digital audio applications. The suggested DSP has fixed 24bit data structure, 6 stage pipeline, and 127 instructions. Some of the instructions are specially designed for the audio signal processing. Almost instructions are completed within a single cycle. The designed DSP has been verified by comparing the results from CBS (cycle based simulator) and those of HDL simulation through the single instruction set test and the instruction combination test, and real audio applications. Finally, we confirm by the HDL simulation that the DSP carried out successfully out ADPCM and MPEG-2 AAC decoding algorithm. The DSP core is implemented in FPGA using ALTERA Excalibur device and operates at 4MHz.
Keywords :
audio coding; digital signal processing chips; field programmable gate arrays; instruction sets; ALTERA Excalibur device; FPGA; HDL simulation; MPEG-2 AAC decoding algorithm; audio signal processing; cycle based simulator; digital audio DSP core; digital signal processor; instruction combination test; single instruction set test; Data structures; Decoding; Digital signal processing; Digital signal processors; Hardware design languages; Pipelines; Signal design; Signal processing; Signal processing algorithms; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Strategic Technology, The 1st International Forum on
Conference_Location :
Ulsan
Print_ISBN :
1-4244-0426-6
Electronic_ISBN :
1-4244-0427-4
Type :
conf
DOI :
10.1109/IFOST.2006.312246
Filename :
4107311
Link To Document :
بازگشت