DocumentCode :
1580866
Title :
Performance analysis of asynchronous dual mode logic using leakage power reduction techniques
Author :
Balamurugan, V.
Author_Institution :
Dept. of ECE, Sathyabama Univ., Chennai, India
fYear :
2015
Firstpage :
1
Lastpage :
5
Abstract :
In VLSI circuit power reduction is of major concern. Considerable research is carried out in literature to develop techniques to reduce both dynamic power and leakage power. However attempts are still in progress to reduce the power without degrading the performance of the circuit in terms of speed and accuracy. In this paper a novel DML approach is adopted in the design of a low power asynchronous circuit and the power consumed is measured. It is found that the adopted technique resulted in 40% reduction of the wasted power.
Keywords :
VLSI; asynchronous circuits; low-power electronics; DML approach; VLSI circuit power reduction; asynchronous dual mode logic; dynamic power; leakage power reduction techniques; low power asynchronous circuit; very large scale integration; Electron devices; Estimation; Nanoscale devices; Power measurement; Solids; Voltage control; Average Power; Dual Gating; Leakage Power; NMOS Gating; PMOS Gating;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Innovations in Information, Embedded and Communication Systems (ICIIECS), 2015 International Conference on
Conference_Location :
Coimbatore
Print_ISBN :
978-1-4799-6817-6
Type :
conf
DOI :
10.1109/ICIIECS.2015.7193149
Filename :
7193149
Link To Document :
بازگشت