Title :
On test pattern compaction with multi-cycle and multi-observation scan test
Author :
Kajihara, Seiji ; Matsuzono, Makoto ; Yamaguchi, Hisato ; Sato, Yasuo ; Miyase, Kohei ; Wen, Xiaoqing
Author_Institution :
Dept. of Comput. Sci. & Electron., Kyushu Inst. of Technol., Iizuka, Japan
Abstract :
This paper proposes a test compaction method for full scan circuits based on multiple capture clock cycles. The multiple cycle test applies more than one capture clock signals for a circuit after scan shift operation, while the capture clock cycle of the conventional scan test is one. Because every captured value at scan flip-flops is used for fault detection, the opportunity of fault detection for each fault increases. As a result, the number of test vectors would be decreased compared with the single cycle mode. Such a test compaction method would be useful in field test that requires less test data so as to store them on-chip. Experimental results show that the proposed method is effective for test compaction.
Keywords :
fault diagnosis; flip-flops; logic circuits; clock signals; fault detection; flip-flops; full scan circuits; multi-observation scan test; multicycle scan test; multiple capture clock cycles; scan shift operation; test compaction method; Built-in self-test; Circuit faults; Clocks; Compaction; Delay; Fault detection; Flip-flops; multi-cycle test; multiple observation; scan circuit; test compaction;
Conference_Titel :
Communications and Information Technologies (ISCIT), 2010 International Symposium on
Conference_Location :
Tokyo
Print_ISBN :
978-1-4244-7007-5
Electronic_ISBN :
978-1-4244-7009-9
DOI :
10.1109/ISCIT.2010.5665084