Title :
Very Low Cost Configurable Hardware Interleaver for 3G Turbo Decoding
Author :
Asghar, Rizwan ; Liu, Dake
Author_Institution :
Dept. of Electr. Eng., Linkoping Univ., Linkoping
Abstract :
A very low cost hardware interleaver for 3rd Generation Partnership Project (3GPP) turbo coding algorithm is presented. The interleaver is a key component of turbo codes and it is used to minimize the effect of burst errors in the transmission. Using conventional design methods, it consumes a large part of silicon area in the design of turbo encoder and decoder. The presented hardware interleaver architecture utilizes the algorithmic level hardware simplifications as well as the iterative modulo computation to achieve very low cost solution. After doing the hardware multiplexing and optimization the proposed architecture consumes only 1.5 k gates (without pre-computation) and 2.2 k gates (with pre- computation). In both cases the interleaved address is computed every clock cycle except the case of pruning, in which one additional clock cycle is consumed.
Keywords :
3G mobile communication; interleaved codes; iterative decoding; multiplexing; turbo codes; 3G turbo decoding; 3GPP; 3rd generation partnership project; burst error minimization; hardware multiplexing; iterative modulo computation; turbo coding algorithm; very low cost configurable hardware interleaver; Clocks; Computer architecture; Convolutional codes; Costs; Error correction codes; Forward error correction; Hardware; Iterative decoding; Multiaccess communication; Turbo codes; WCDMA; hardware interleaver; hardware multiplexing; turbo codes; vlsi architecture;
Conference_Titel :
Information and Communication Technologies: From Theory to Applications, 2008. ICTTA 2008. 3rd International Conference on
Conference_Location :
Damascus
Print_ISBN :
978-1-4244-1751-3
Electronic_ISBN :
978-1-4244-1752-0
DOI :
10.1109/ICTTA.2008.4530232