DocumentCode :
1581683
Title :
Multicore energy reduction utilizing canary FF
Author :
Otsuka, Yoshimi ; Sato, Toshinori ; Yoshiki, Takahito ; Hayashida, Takanori
Author_Institution :
Fukuoka Univ., Fukuoka, Japan
fYear :
2010
Firstpage :
922
Lastpage :
927
Abstract :
MultiCore Processor System-on-Chip (MPSoC) is one of the promising technique to satisfy computing demands of the future consumer devices. While MPSoC has an advantage in energy consumption in comparison with high-frequency microprocessor-based system, it is still threatened by increasing energy consumption due to process-voltage-temperature (PVT) variations. It requires large design margins in the supply voltage, resulting in large energy consumption. This paper proposes to utilize a dual-sensing flip-flop (FF), named Canary FF, in order to reduce the overestimated voltage margin. We adopt canary FF to an MPSoC based on Toshiba´s MeP and estimate its energy reduction by cycle-based simulations. We find 20.5% energy reduction.
Keywords :
energy consumption; flip-flops; multiprocessing systems; power aware computing; system-on-chip; Canary FF; Toshiba´s MeP; dual-sensing flip-flop; energy consumption; future consumer devices; multicore energy reduction; multicore processor system-on-chip; process-voltage-temperature variations; supply voltage; Clocks; Delay; Design methodology; Energy consumption; Multicore processing; Voltage control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communications and Information Technologies (ISCIT), 2010 International Symposium on
Conference_Location :
Tokyo
Print_ISBN :
978-1-4244-7007-5
Electronic_ISBN :
978-1-4244-7009-9
Type :
conf
DOI :
10.1109/ISCIT.2010.5665119
Filename :
5665119
Link To Document :
بازگشت