Title :
Solid-state modulator R&D for JLC
Author :
Akemoto, M. ; Chin, Y.H. ; Sakamoto, Y.
Author_Institution :
High Energy Accelerator Res. Organ., Ibaraki, Japan
Abstract :
The klystron modulator for the Japan Linear Collider (JLC) is required to produce a 500 kV, 530 A, 1.5 /spl mu/s flat-top pulse, and to drive a pair of 75 MW PPM-klystrons. To improve the reliability and energy efficiency, we are developing a solid-state modulator with a 1:5 primary split pulse transformer. This modulator consists of two parallel modulator units, each driving the primary winding of the transformer. Each modulator unit uses multiple pulse modulators stacked in series, and generates a 50 kV pulse at 2650 A. This allows fast over-current protection and easy-to-control flat-top tuning of the output waveform. In our present study, a ten-stage test modulator has been built and has been successfully operated at 20 kV and switched up to 2890 A peak. It was also confirmed that this modulator enables us to produce excellent output waveform with a wide flat-top and it improves the power efficiency.
Keywords :
driver circuits; linear colliders; modulators; overcurrent protection; pulsed power switches; 1.5 mus; 20 kV; 2650 A; 2890 A; 50 kV; 500 kV; 530 A; 75 MW; Japan Linear Collider; PPM-klystron driving; energy efficiency; energy storage capacitor; fast over-current protection; output waveform flat-top tuning; parallel modulator units; primary split pulse transformer; reliability; series stacked pulse modulators; solid-state modulator; solid-state switch; Circuit testing; Energy storage; Klystrons; Pulse generation; Pulse modulation; Pulse transformers; Research and development; Solid state circuits; Switches; Switching circuits;
Conference_Titel :
Pulsed Power Plasma Science, 2001. PPPS-2001. Digest of Technical Papers
Conference_Location :
Las Vegas, NV, USA
Print_ISBN :
0-7803-7120-8
DOI :
10.1109/PPPS.2001.1001726