Title :
Parasitic resistance and leakage reduction by raised source / drain extention fabricated with cluster ion implantation and millisecond annealing
Author :
Yako, Koichi ; Yamamoto, Toyoji ; Uejima, Kazuya ; Ikezawa, Takeo ; Hane, Masami
Author_Institution :
LSI Fundamental Research Laboratory, NEC Electronics Corporation, 1120, Shimokuzawa, Sagamihara, Kanagawa 229-1198, Japan
Abstract :
We designed and fabricated sub-30 nm gate length pMOSFETs developing the raised source/drain extension (RSDext) process. Our process features usages of cluster-ion (B18H22) implantation and high-temperature millisecond annealing processes and a facet-structure-control of the RSDext of less than 10 nm thickness for suppressing a fringe capacitance increase for the “effective” ultra-shallower junction formation. As the results, experimentally obtained our pMOSFETs with raised source/drain extension show almost the same LMIN, 1/2 times lower parasitic resistance and lower junction leakage.
Keywords :
Annealing; Boron; Electrical resistance measurement; Ion implantation; Large scale integration; MOSFETs; Metalworking machines; National electric code; Temperature; Thermal resistance;
Conference_Titel :
Advanced Thermal Processing of Semiconductors, 2008. RTP 2008. 16th IEEE International Conference on
Conference_Location :
Las Vegas, NV, USA
Print_ISBN :
978-1-4244-1950-0
Electronic_ISBN :
978-1-4244-1951-7
DOI :
10.1109/RTP.2008.4690561