Title :
An Efficient Scheduler for Circuit-Switched Network-on-Chip Architectures
Author :
Chi, Hsin-Chou ; Wu, Chia-Ming
Author_Institution :
Dept. of Comput. Sci. & Inf. Eng., National Dong Hwa Univ., Hualien
Abstract :
Circuit-switched networks provide guaranteed transmission latency and throughput, and hence are suitable for many network-on-chip (NoC) architectures requiring quality-of-service. A circuit-switched on-chip network needs a scheduler to arrange communication paths and allocate a proper bandwidth for each path. Such a scheduler offers an effective solution for a critical step in the NoC design. In this paper, we propose an efficient scheduler for pre-scheduled circuit-switched on-chip networks. Based on simulations, we show that low delivery latency for circuit-switched on-chip networks can be achieved with our scheduler. Furthermore, with efficient scheduling, the cost of the switches can be also minimized
Keywords :
network-on-chip; quality of service; switched networks; NoC design; circuit-switched networks; network-on-chip architectures; quality-of-service; scheduler; Bandwidth; Circuits; Communication switching; Computer architecture; Delay; Network-on-a-chip; Processor scheduling; Switches; Throughput; Tiles;
Conference_Titel :
Very Large Scale Integration, 2006 IFIP International Conference on
Conference_Location :
Nice
Print_ISBN :
3-901882-19-7
DOI :
10.1109/VLSISOC.2006.313206