DocumentCode :
1585832
Title :
A VHDL Generation Tool for Optimized Parallel FIR Filters
Author :
Rosa, Vagner S. ; Costa, Eduardo ; Bampi, Sergio
Author_Institution :
Instituto de Informatica, Univ. Fed. Rio Grande do Sul Porto Alegre
fYear :
2006
Firstpage :
134
Lastpage :
139
Abstract :
This paper presents generation tool and performance results on a method to minimize the amount of hardware needed to implement a parallel digital finite impulse response (FIR) filters for hardwired (fixed coefficients) implementation targeted for high performance. The generation tool employ a combination of two approaches: first, the reduction of the coefficients to n-power-of-two (NPT) terms, using cannonical signed digit (CSD) as an option, followed by common subexpression elimination (CSE) among multipliers. Synthesis results for a range of different filter specifications, using Quartus II FPGA synthesis tool and Cadence PKS standard cell synthesis tool are presented
Keywords :
FIR filters; field programmable gate arrays; hardware description languages; multiplying circuits; Cadence PKS standard cell synthesis tool; Quartus II FPGA synthesis tool; VHDL generation tool; cannonical signed digit; common subexpression elimination; multipliers; n-power-of-two terms; parallel digital finite impulse response filters; Delay; Digital filters; Digital signal processing; Discrete Fourier transforms; Field programmable gate arrays; Finite impulse response filter; Hardware; Matched filters; Signal processing algorithms; Transfer functions;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Very Large Scale Integration, 2006 IFIP International Conference on
Conference_Location :
Nice
Print_ISBN :
3-901882-19-7
Type :
conf
DOI :
10.1109/VLSISOC.2006.313217
Filename :
4107618
Link To Document :
بازگشت