Title :
A Complete Multi-Processor System-on-Chip FPGA-Based Emulation Framework
Author :
Valle, Pablo G Del ; Atienza, David ; Magan, Ivan ; Flores, Javier G. ; Perez, Esther A. ; Mendias, Jose M. ; Benini, Luca ; De Micheli, G.
Author_Institution :
DACYA, UCM, Madrid
Abstract :
With the growing complexity in consumer embedded products and the improvements in process technology, multiprocessor system-on-chip (MPSoC) architectures have become widespread. These new systems are very complex to design as they must execute multiple complex real-time applications (e.g. video processing, or videogames), while meeting several additional design constraints (e.g. energy consumption or time-to-market). Therefore, mechanisms to efficiently explore the different possible HW-SW design interactions in complete MPSoC systems are in great need. In this paper, we present a new FPGA-based emulation framework that allows designers to rapidly explore a large range of MPSoC design alternatives at the cycle-accurate level. Our results show that the proposed framework is able to extract a number of critical statistics from processing cores, memory and interconnection systems, with a speed-up of three orders of magnitude compared to cycle-accurate MPSoC simulators
Keywords :
consumer products; embedded systems; field programmable gate arrays; logic design; microprocessor chips; system-on-chip; FPGA-based emulation framework; HW-SW design interactions; consumer embedded products; interconnection systems; memory systems; multiprocessor system-on-chip architectures; process technology improvements; processing cores; Context modeling; Costs; Embedded system; Emulation; Energy consumption; Hardware design languages; Real time systems; Statistics; System-on-a-chip; Time to market;
Conference_Titel :
Very Large Scale Integration, 2006 IFIP International Conference on
Conference_Location :
Nice
Print_ISBN :
3-901882-19-7
DOI :
10.1109/VLSISOC.2006.313218