DocumentCode :
1586222
Title :
Tabu Search Based On-Chip Communication Bus Synthesis for Shared Multi-Bus Based Architecture
Author :
Pandey, Sujan ; Utlu, Nurten ; Glesner, Manfred
Author_Institution :
Inst. of Microelectron. Syst., Darmstadt Univ. of Technol.
fYear :
2006
Firstpage :
222
Lastpage :
227
Abstract :
This paper presents a method of on-chip communication bus topology synthesis for a shared multi-bus based architecture. An assumption for the synthesis is that the system has already been partitioned and mapped onto the appropriate modules of a SoC so that size of data to be transferred at each time by an on-chip module is fixed. We define the problem of on-chip communication topology synthesis into two main problems namely scheduling and allocation binding problem. The communication behavior of each module is modeled as a set of communication lifetime intervals (CLTIs), which are evaluated and scheduled for different size of bus width to get the minimum number of overlaps, minimum size of bus width and the minimum number of bus(es) using tabu search method. These optimized CLTIs are given to the clique partitioning algorithm as an allocation-binding problem to synthesize the communication topology
Keywords :
search problems; system-on-chip; telecommunication network topology; CLTI; SoC; allocation binding problem; bus topology synthesis; clique partitioning algorithm; communication lifetime intervals; communication topology; on chip communication; shared multi bus based architecture; tabu search; Decoding; Hardware; Microelectronics; Partitioning algorithms; Protocols; Search methods; Software libraries; Software standards; System-on-a-chip; Topology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Very Large Scale Integration, 2006 IFIP International Conference on
Conference_Location :
Nice
Print_ISBN :
3-901882-19-7
Type :
conf
DOI :
10.1109/VLSISOC.2006.313237
Filename :
4107633
Link To Document :
بازگشت