Title :
Joint scheduling and allocation for low power
Author :
Fang, Yu ; Albicki, Alexander
Author_Institution :
Dept. of Electr. Eng., Rochester Univ., NY, USA
Abstract :
In this paper, we propose a joint scheduling and allocation scheme for synthesizing low power VLSI architecture from behavioral descriptions. Sibling operations are defined and hardware sharing between them is enabled during the integrated scheduling and allocation phase. Combined with data movement minimization in register allocation and idle cycle enforcement in controller synthesis, VLSI architecture with low power consumption is achieved. The framework of a behavioral synthesis program implementing these techniques has been described and estimation of power saving factor is given
Keywords :
VLSI; circuit CAD; high level synthesis; integrated circuit design; scheduling; behavioral descriptions; behavioral synthesis program; controller synthesis; data movement minimization; hardware sharing; idle cycle enforcement; joint scheduling/allocation scheme; low power VLSI architecture synthesis; low power consumption; power saving factor estimation; register allocation; sibling operations; Adders; Capacitance; Circuit synthesis; Digital signal processing; Energy consumption; Hardware; Integrated circuit synthesis; Power dissipation; Switching circuits; Very large scale integration;
Conference_Titel :
Circuits and Systems, 1996. ISCAS '96., Connecting the World., 1996 IEEE International Symposium on
Conference_Location :
Atlanta, GA
Print_ISBN :
0-7803-3073-0
DOI :
10.1109/ISCAS.1996.542084