DocumentCode :
1587147
Title :
Digital phase-locked loop applications to digital radio channels
Author :
Rafie, Manouchehr S. ; Newman, William
Author_Institution :
COMDISCO Syst. Inc., Foster City, CA, USA
fYear :
1992
Firstpage :
612
Abstract :
An all-digital phase-locked loop (DPLL) is used to extract the symbol timing of a 64-QAM signaling scheme over a multipath fading radio channel. The overall transmitter and receiver filter has a raised-cosine pulse shaping characteristic. The receiver structure is composed of a timing recovery system augmented with a DPLL, and a T/2 fractionally-spaced equalizer. A semi-analytic bit error rate technique is used for estimating the symbol error rate of this radio system. The robustness of DPLL is investigated through its implementation on an M56001 DSP chip
Keywords :
amplitude modulation; digital radio systems; digital signal processing chips; fading; phase-locked loops; telecommunication channels; 64-QAM signaling scheme; M56001 DSP chip; T/2 fractionally-spaced equalizer; all-digital phase-locked loop; digital radio channels; multipath fading radio channel; raised-cosine pulse shaping; receiver filter; semi-analytic bit error rate technique; symbol timing; timing recovery system; transmitter; Bit error rate; Digital communication; Equalizers; Fading; Filters; Phase locked loops; Pulse shaping methods; Radio transmitters; Receivers; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signals, Systems and Computers, 1992. 1992 Conference Record of The Twenty-Sixth Asilomar Conference on
Conference_Location :
Pacific Grove, CA
ISSN :
1058-6393
Print_ISBN :
0-8186-3160-0
Type :
conf
DOI :
10.1109/ACSSC.1992.269199
Filename :
269199
Link To Document :
بازگشت