DocumentCode :
1587244
Title :
Structural-Based Power-Aware Assignment of Don´t Cares for Peak Power Reduction during Scan Testing
Author :
Badereddine, N. ; Girard, P. ; Pravossoudovitch, S. ; Landrault, C. ; Virazel, A. ; Wunderlich, H.-J.
Author_Institution :
LIRMM, Univ. Montpellier II
fYear :
2006
Firstpage :
403
Lastpage :
408
Abstract :
Scan architectures, though widely used in modern designs for testing purpose, are expensive in power consumption. In this paper, we first discuss the issues of excessive peak power consumption during scan testing. We next show that taking care of high current levels during the test cycle (i.e. between launch and capture) is highly relevant so as to avoid noise phenomena such as IR-drop or Ground Bounce. Then, we propose a solution based on power-aware assignment of don´t care bits in deterministic test patterns that considers structural information of the circuit under test. Experiments have been performed on ISCAS´89 and ITC´99 benchmark circuits with the proposed structural-based power-aware X-filling technique. These results show that the proposed technique provides the best tradeoff between peak power reduction and increase of test sequence length
Keywords :
integrated circuit testing; low-power electronics; circuit under test; deterministic test patterns; peak power reduction; scan testing; structural-based power-aware assignment; Benchmark testing; Circuit noise; Circuit testing; Clocks; Crosstalk; Energy consumption; Frequency; Logic testing; Manufacturing industries; Noise level;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Very Large Scale Integration, 2006 IFIP International Conference on
Conference_Location :
Nice
Print_ISBN :
3-901882-19-7
Type :
conf
DOI :
10.1109/VLSISOC.2006.313222
Filename :
4107665
Link To Document :
بازگشت