Title :
Linear IC parasitic element simulation methodology
Author :
Jakusovszky, Mark
Author_Institution :
National Semiconductor, Santa Clara, CA, USA
Abstract :
Linear IC design requires an intimate understanding of how the physical circuit realization affects the electrical performance of the circuit. An overview of parasitic elements of consequence in linear IC design is followed by a straightforward methodology to include these physical considerations into the electrical schematic such that the circuit simulations will take these elements into account. A design example including normal simulation, parasitic simulation, and bench test results is presented. This methodology allows the designer to more completely describe the circuit and improve the chances for first time design success
Keywords :
SPICE; analogue integrated circuits; circuit analysis computing; circuit layout CAD; integrated circuit design; integrated circuit layout; integrated circuit modelling; PSPICE; bench test results; linear IC design; parasitic elements; simulation methodology; Application specific integrated circuits; Circuit simulation; Circuit testing; Computational modeling; Computer simulation; Integrated circuit modeling; Libraries; Resistors; SPICE; Semiconductor diodes;
Conference_Titel :
ASIC Conference and Exhibit, 1993. Proceedings., Sixth Annual IEEE International
Conference_Location :
Rochester, NY
Print_ISBN :
0-7803-1375-5
DOI :
10.1109/ASIC.1993.410768