Title :
Static redundancy techniques for CMOS gates
Author :
Bolchini, Cristiana ; Buonanno, Giacomo ; Sciuto, Donatella ; Stefanelli, Renato
Author_Institution :
Dipartimento di Elettronica e Inf., Politecnico di Milano, Italy
Abstract :
Different redundancy techniques are evaluated with respect to transistor stuck-at fault tolerance. In particular, transistor stuck open and stuck-on faults are considered. First the results achieved by the quadruplicating technique are examined by applying it to combinational CMOS gates both at the net level and at the transistor level. The triple modular redundancy approach is then analyzed at the CMOS gate level and compared with the quadruplicating technique. The traditional static CMOS structure is adopted as a reference model for reliability comparisons
Keywords :
CMOS logic circuits; combinational circuits; integrated circuit reliability; logic gates; redundancy; CMOS gates; block quadruplicating technique; combinational gates; reliability comparisons; static redundancy techniques; stuck open faults; stuck-on faults; transistor stuck-at fault tolerance; triple modular redundancy; CMOS technology; Circuit faults; Circuit synthesis; Electronics industry; Fault detection; Fault tolerance; Performance evaluation; Redundancy; Semiconductor device modeling; Testing;
Conference_Titel :
Circuits and Systems, 1996. ISCAS '96., Connecting the World., 1996 IEEE International Symposium on
Conference_Location :
Atlanta, GA
Print_ISBN :
0-7803-3073-0
DOI :
10.1109/ISCAS.1996.542089