DocumentCode :
1587990
Title :
A parametrical architecture for Reed-Solomon decoders
Author :
Petre, Mariana-Eugenia ; Masera, Guido
Author_Institution :
Dept. of Electron. & Telecommun., Politehnic Univ. of Bucharest, Romania
fYear :
1996
Firstpage :
81
Lastpage :
84
Abstract :
Reed-Solomon decoders are digital decoders that use RS detecting and correcting of errors codes. RS codes are widely diffused in the transmission and storage of digital information and they are often used in concatenated encoding schemes to obtain great correction capabilities and good robustness to burst errors. In this study, a parametrical approach was chosen for decoder implementation at gate-level, based on the Berlekamp algorithm. This means that the decoder structure depends on two parameters: the bit number used for the symbol representation (m), and the error correction capability (t). The obtained architecture is suitable for a large number of different application (including high definition digital TV) and can be quickly synthesised using Synopsys for any required values of m and t
Keywords :
Reed-Solomon codes; concatenated codes; decoding; error correction codes; error detection codes; high definition television; video signal processing; Berlekamp algorithm; Reed-Solomon decoders; Synopsys; bit number; burst errors; concatenated encoding schemes; digital decoders; digital information; error correction codes; error detection codes; high definition digital TV; parametrical architecture; robustness; symbol representation; Clocks; Computer architecture; Decoding; Delay; Equations; Flip-flops; Polynomials; Read only memory; Reed-Solomon codes; Shift registers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI, 1996. Proceedings., Sixth Great Lakes Symposium on
Conference_Location :
Ames, IA
ISSN :
1066-1395
Print_ISBN :
0-8186-7502-0
Type :
conf
DOI :
10.1109/GLSV.1996.497598
Filename :
497598
Link To Document :
بازگشت