DocumentCode :
1588307
Title :
Recent developments in performance driven Steiner routing: an overview
Author :
Borah, Manjit ; Owens, Robert Michael ; Irwin, Mary Jane
Author_Institution :
Dept. of Comput. Sci. & Eng., Pennsylvania State Univ., University Park, PA, USA
fYear :
1996
Firstpage :
137
Lastpage :
142
Abstract :
The contribution of interconnect delay to the stage delay of a circuit is increasing with scaling of the minimum feature size. At larger feature size the interconnect delay contribution was small and the driver resistance was very large compared to wire resistance. Consequently, a simple lumped model was sufficient for evaluating and optimizing circuit delay. However, with sub-micron processes, the contribution of interconnect delay dominates the stage delay and the wire resistance becomes noticeable, making the interconnect delay dependent on the routing topology. Hence it is becoming necessary to use a more accurate model for estimating and optimizing interconnect delay. This paper surveys the recent advancements in techniques for generating on-chip interconnect topology for optimizing circuit performance
Keywords :
circuit optimisation; delays; integrated circuit interconnections; integrated circuit layout; integrated circuit modelling; network routing; network topology; trees (mathematics); circuit optimization; driver resistance; interconnect delay; lumped model; minimum feature size scaling; on-chip interconnect topology; performance driven Steiner routing; stage delay; sub-micron processes; wire resistance; Capacitance; Circuit optimization; Circuit topology; Delay estimation; Driver circuits; Feedback; Integrated circuit interconnections; Routing; Timing; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI, 1996. Proceedings., Sixth Great Lakes Symposium on
Conference_Location :
Ames, IA
ISSN :
1066-1395
Print_ISBN :
0-8186-7502-0
Type :
conf
DOI :
10.1109/GLSV.1996.497609
Filename :
497609
Link To Document :
بازگشت