Title :
A proposed low power voltage multiplier for passive UHF RFID transponder
Author :
Fahsyar, P.N.A. ; Soin, N.
Author_Institution :
Dept. of Electr. Eng., Univ. of Malaya (UM), Kuala Lumpur, Malaysia
Abstract :
The design of a low power voltage multiplier for passive UHF RFID transponder which compatible with CMOS process and can be applied to the surroundings in where the distance from the reader changes greatly is presented in this paper. The functioning principle of N-stage voltage multiplier is introduced in this paper. With the intention of maximizing the operating range of RFID tag, low power design techniques are necessary. Therefore, the key design parameters optimization is discussed. The transistor size (W/L) and number of stages (N) are varied in order to attain the great value of output voltage and power efficiency. This proposed design is implemented in 0.18μm process. The calculated and simulated result shows that the four-stage voltage multiplier can work at frequency 900MHz by using 8μm transistor size and the power efficiency is 34% with output voltage 1.2V.
Keywords :
UHF circuits; design engineering; low-power electronics; radiofrequency identification; transistors; transponders; voltage multipliers; N-stage voltage multiplier; RFID tag; design parameters optimization; frequency 900 MHz; low power design techniques; low power voltage multiplier design; passive UHF RFID transponder; transistors; voltage 1.2 V; Circuits; Diodes; Frequency; Low voltage; MOSFETs; Passive RFID tags; Radiofrequency identification; Rectifiers; Threshold voltage; Transponders;
Conference_Titel :
Semiconductor Electronics (ICSE), 2010 IEEE International Conference on
Conference_Location :
Melaka
Print_ISBN :
978-1-4244-6608-5
DOI :
10.1109/SMELEC.2010.5549377