DocumentCode :
1589336
Title :
LUT-based FPGA Implementation of SMS4/AES/Camellia
Author :
Gao, Xianwei ; Lu, Erhong ; Li, Li ; Lang, Kun
Author_Institution :
Beijing Electron. Sci. & Technol. Inst., Beijing
fYear :
2008
Firstpage :
73
Lastpage :
76
Abstract :
The FPGA performance of ciphers mainly includes area and throughput of implementation. In this design, several cryptographic algorithms such as SMS4, AES and Camellia have been implemented to analyze their performance and study the influence of the area with two different LUT-size FPGA devices. This paper uses VHDL to describe circuit function, choose Altera Stratix II and Cyclone II devices to simulation. Feedback structure is chosen to be the implementation structure, which can get balance between speed and area. The implementation results show that compared with 4-LUT of the Cyclone II, the wider look-up tables (LUTs) in the ALMs of Stratix II is more suitable for the encryption functions, and the SMS4 hardware cost is smallest, suitable for the wireless local area network (WLAN) communication need.
Keywords :
circuit simulation; cryptography; field programmable gate arrays; hardware description languages; table lookup; wireless LAN; AES; Altera Stratix II; Camellia; Cyclone II devices; LUT-based FPGA; SMS4; VHDL; ciphers; cryptographic algorithms; feedback structure; look-up tables; wireless local area network; Algorithm design and analysis; Circuit simulation; Cryptography; Cyclones; Feedback; Field programmable gate arrays; Performance analysis; Table lookup; Throughput; Wireless LAN; AES; Camellia; FPGA; LUT; SMS4; VHDL;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Embedded Computing, 2008. SEC '08. Fifth IEEE International Symposium on
Conference_Location :
Beijing
Print_ISBN :
978-0-7695-3348-3
Type :
conf
DOI :
10.1109/SEC.2008.43
Filename :
4690727
Link To Document :
بازگشت