DocumentCode :
1591652
Title :
AC performance improvement of folding/interpolation ADC with SiGe HBT
Author :
Kobayashi, Haruo ; Mizuta, Toshiya ; Kimura, Masaru ; Uchida, Kenji ; Matsuura, Hiroyuki ; Kobayashi, Kensule
Author_Institution :
Dept. of Electron. Eng., Gunma Univ., Japan
Volume :
2
fYear :
1998
Firstpage :
1385
Abstract :
This paper describes how to improve the accuracy (the number of effective bits) of a folding/interpolation ADC for a high-frequency input signal. First we identify the AC performance limitation as being the analog timing skew between higher-bits and lower-bits of the folding/interpolation ADC. Next we show in theory and by SPICE simulation that a digital error correction with analog timing skew minimizing circuits reduces the analog timing skew problems. Then we show that using a track and hold circuit before the ADC virtually eliminates the need for digital error correction, but the analog timing skew minimizing circuits still improve the AC performance
Keywords :
SPICE; analogue-digital conversion; circuit analysis computing; error correction; germanium compounds; heterojunction bipolar transistors; semiconductor materials; silicon compounds; AC performance; AC performance improvement; AC performance limitation; ADC; SPICE simulation; SiGe; SiGe HBT; analog timing skew; analog timing skew minimizing circuits; analog timing skew problems; digital error correction; folding/interpolation ADC; high-frequency input signal; track and hold circuit; Circuit simulation; Error correction; Frequency; Germanium silicon alloys; Heterojunction bipolar transistors; Interpolation; SPICE; Silicon germanium; Timing; Velocity measurement;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Instrumentation and Measurement Technology Conference, 1998. IMTC/98. Conference Proceedings. IEEE
Conference_Location :
St. Paul, MN
ISSN :
1091-5281
Print_ISBN :
0-7803-4797-8
Type :
conf
DOI :
10.1109/IMTC.1998.676981
Filename :
676981
Link To Document :
بازگشت