DocumentCode :
15922
Title :
Power-aware hiding method for S-box protection
Author :
Jiangsha Ma ; Xiangyu Li ; Moyang Wang
Author_Institution :
Tsinghua Nat. Lab. for Inf. Sci. & Technol., Tsinghua Univ., Beijing, China
Volume :
50
Issue :
22
fYear :
2014
fDate :
10 23 2014
Firstpage :
1604
Lastpage :
1606
Abstract :
A power analysis attack countermeasure, called power-awareness-based hiding, is proposed. It is effective in implementing nonlinear operations, S-boxes, in cryptographic algorithms. An advanced encryption standard (AES) S-box circuit has been implemented in this approach using the Domino logic array style. The post-layout simulation results show that the power-aware hiding AES S-box achieves a delay of 1.56 ns and a mean power consumption of 3.57 mW. The proposed method improves the power delay product by 65%, the normalised energy deviation by 43% and the normalised standard deviation by 30% compared to other secure methods.
Keywords :
cryptography; logic arrays; logic design; low-power electronics; power consumption; synchronisation; Domino logic array style; NED; NSD; PAH AES S-box circuit; PDP; S-box protection; advanced encryption standard; cryptographic algorithms; normalised energy deviation; normalised standard deviation; power 3.57 mW; power analysis attack countermeasure; power consumption; power delay product; power-aware hiding method; power-awareness-based hiding; time 1.56 ns;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el.2014.1559
Filename :
6937303
Link To Document :
بازگشت