Title :
Power droop reduction during Launch-On-Shift scan-based logic BIST
Author :
Omana, M. ; Rossi, Davide ; Beniamino, E. ; Metra, C. ; Tirumurti, C. ; Galivanche, R.
Author_Institution :
ARCES - DEI, Univ. of Bologna, Bologna, Italy
Abstract :
The generation of significant power droop (PD) during at-speed test performed by Logic BIST is a concern for modern ICs. In fact, during test, PD may significantly increase the delay of signals of the circuit under test (CUT), an effect that may be erroneously recognized as presence of delay faults, with consequent erroneous generation of test fails, and increase in yield loss. In this paper, we propose a novel approach to reduce PD during at-speed test with scan-based Logic BIST using the Launch-On-Shift scheme. Our approach increases the correlation between adjacent bits of the scan chains with respect to conventional scan-based LBIST. This way, when the test vectors are applied, the activity factor (AF) of the scan chains is reduced by approximately the 50% with respect to conventional scan-based LBIST, with no drawbacks on test length and fault coverage, and at the cost of very limited area overhead. We also show that compared to two recent alternate solutions, our approach features a comparable AF in the scan chains during the application of test vectors, while it requires a significantly lower test time or area overhead.
Keywords :
built-in self test; logic testing; power aware computing; vectors; CUT; activity factor; at-speed test; circuit under test; delay faults; fault coverage; launch-on-shift scheme; modern IC; power droop; scan chains; scan-based logic BIST; test fails; test length; test vectors; yield loss; Built-in self-test; Clocks; Correlation; Delays; Logic gates; Vectors; Logic BIST; Microprocessor; Power Droop; Test;
Conference_Titel :
Defect and Fault Tolerance in VLSI and Nanotechnology Systems (DFT), 2014 IEEE International Symposium on
Conference_Location :
Amsterdam
Print_ISBN :
978-1-4799-6154-2
DOI :
10.1109/DFT.2014.6962063