DocumentCode :
1597607
Title :
Parity predict for 34 bit adders with selection
Author :
Vassiliadis, Stamatis ; Schwarz, Eric M. ; Putrino, Michael
Author_Institution :
IBM Glendale Lab., Endicott, NY, USA
fYear :
1988
fDate :
10/19/1988 12:00:00 AM
Firstpage :
52
Lastpage :
59
Abstract :
The authors consider 34 bit adder parity prediction schemes where the parity is predicted for either the 32 most significant or 32 least significant bits of the final 34 bit adder result, depending on the instruction being executed. Two parity prediction schemes are derived: one that considers the carries into the bytes and one that considers the carries into the nibbles. The two schemes save hardware and logic delay by grouping the adder bits common to both choices, rather than explicitly calculating the parity for the two separate 32 bit results and then choosing between them depending on the instruction performed. The hardware and its associated delay required to implement both parity predictors are of the same order of magnitude as for conventional 32 bit adder parity predictors
Keywords :
adders; digital arithmetic; error detection; logic circuits; 34 bit; adders; parity prediction schemes; Computer architecture; Delay; Equations; Fixed-point arithmetic; Hardware; Laboratories; Logic; Topology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Southern Tier Technical Conference, 1988., Proceedings of the 1988 IEEE
Conference_Location :
Binghamton, NY
Type :
conf
DOI :
10.1109/STIER.1988.95466
Filename :
95466
Link To Document :
بازگشت