DocumentCode :
1597634
Title :
A novel high-performance CMOS 1 bit full-adder cell
Author :
Dubey, Amit ; Akashe, Shyam ; Dubey, Sachin
Author_Institution :
ITM University Gwalior, India
fYear :
2013
Firstpage :
312
Lastpage :
315
Abstract :
In this paper we propose a low complexity full adder design featuring higher computing speed, lower operating voltage, and lower energy consumption. it uses the low power designs of the XOR and AND gates pass transistors and transmission gates, simulation results comparing the conventional cell to the standard implementation show its superiority different circuit structures and input patterns are used for simulation. Energy saving up to 40% is achieved in addition. The performance is edge of the proposed. Design in both speed and energy consumption becomes even more significant as the world length of the adder increases. we explain how exclusive (XOR/AND) are used to realize a general full adder circuit based on pass transistor, the performance of the proposed full adder is evaluated by the comparison of the simulation result obtained from cadence. There is a higher cost in terms of the design effort for the proposed adder
Keywords :
Adders; CMOS integrated circuits; Delays; Leakage current; Logic gates; Plastics; Switches; Binary Addition; Full Adder; High Speed; Low Power;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Intelligent Systems and Control (ISCO), 2013 7th International Conference on
Conference_Location :
Coimbatore, Tamil Nadu, India
Print_ISBN :
978-1-4673-4359-6
Type :
conf
DOI :
10.1109/ISCO.2013.6481169
Filename :
6481169
Link To Document :
بازگشت