DocumentCode :
1598532
Title :
Weak ordering-a new definition
Author :
Adve, Surita V. ; Hill, Mark D.
Author_Institution :
Dept. of Comput. Sci., Wisconsin Univ., Madison, WI, USA
fYear :
1990
Firstpage :
2
Lastpage :
14
Abstract :
A memory model for a shared-memory multiprocessor commonly and often implicitly assumed by programmers is that of sequential consistency, which guarantees that all memory accesses will appear to execute atomically and in program order. An alternative model, weak ordering, offers greater performance potential. The central hypothesis of this work is that programmers prefer to reason about sequentially consistent memory, rather than have to think about weaker memory, or even write buffers. Following this hypothesis, weak ordering is defined as a contract between software and hardware. By this contract, software agrees to some formally specified constraints, and hardware agrees to appear sequentially consistent, at least to the software that obeys those constraints. The authors illustrate the power of the new definition with a set of software constraints that forbid data races and with an implementation for cache-coherent systems that is not allowed by the old definition
Keywords :
buffer storage; parallel architectures; storage management; synchronisation; DRF0; cache-coherent systems; data race free-0 synchronisation model; data races; sequential consistency; sequentially consistent memory; shared-memory multiprocessor; software constraints; weak ordering; Contracts; Educational institutions; Hardware; Logic; Multiprocessing systems; Power system modeling; Programming profession; Read-write memory; System buses;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Architecture, 1990. Proceedings., 17th Annual International Symposium on
Conference_Location :
Seattle, WA
Print_ISBN :
0-8186-2047-1
Type :
conf
DOI :
10.1109/ISCA.1990.134502
Filename :
134502
Link To Document :
بازگشت