DocumentCode :
1598787
Title :
Reuse of addressable system bus for SOC testing
Author :
Hwang, Sungbae ; Abraham, Jacob A.
Author_Institution :
Comput. Eng. Res. Center, Texas Univ., Austin, TX, USA
fYear :
2001
fDate :
6/23/1905 12:00:00 AM
Firstpage :
215
Lastpage :
219
Abstract :
Describes a novel test methodology for core-based SOCs. The methodology is based on the use of the existing system bus and/or peripheral bus to access the ports on embedded cores. The microprocessor situated in an SOC can access the addressable terminals of embedded cores to feed test stimuli and to read captured test responses. This novel approach does not need additional bus structures from chip I/Os to cores for the test access mechanism; hence it significantly reduces area overhead and enables the use of the microprocessor´s computing power to control the test process of the deeply embedded cores on an SOC
Keywords :
application specific integrated circuits; automatic testing; built-in self test; integrated circuit testing; logic testing; microprocessor chips; addressable terminals; area overhead; captured test responses; core-based SOCs; deeply embedded cores; embedded cores; peripheral bus; system bus; test methodology; test stimuli; Circuit testing; Embedded computing; Feeds; Integrated circuit technology; Jacobian matrices; Logic testing; Microprocessors; System buses; System testing; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC/SOC Conference, 2001. Proceedings. 14th Annual IEEE International
Conference_Location :
Arlington, VA
Print_ISBN :
0-7803-6741-3
Type :
conf
DOI :
10.1109/ASIC.2001.954700
Filename :
954700
Link To Document :
بازگشت