DocumentCode :
1599255
Title :
A unified validation methodology for system level co-design and co-implementation
Author :
Goodenough, John ; Bruce, Alistair ; Nightingale, Andy ; Bates, Paul ; Budd, Graham
fYear :
2001
fDate :
6/23/1905 12:00:00 AM
Firstpage :
311
Lastpage :
315
Abstract :
Describes a validation centric approach to the design architecting and implementation of System on Chip solutions. The proposed methodology allows an Integrator to rapidly utilise pre-defined IP objects consisting of both hardware, software and validation components which are structured in such as way as to minimise the effort in systems validation., Moreover the methodology tackles the issue of implementation certification once a suitable HW/SW partition has been selected. Current research using contemporary tool chains is used to illustrate the methodology
Keywords :
application specific integrated circuits; circuit CAD; hardware-software codesign; industrial property; integrated circuit design; software reusability; HW/SW partition; System on Chip solutions; contemporary tool chains; design architecting; implementation certification; pre-defined IP objects; system level co-design; system level co-implementation; systems validation; unified validation methodology; validation centric approach; validation components; Arm; Certification; Electronic design automation and methodology; Hardware; Intellectual property; Moore´s Law; Portfolios; Silicon; System-on-a-chip; Time to market;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC/SOC Conference, 2001. Proceedings. 14th Annual IEEE International
Conference_Location :
Arlington, VA
Print_ISBN :
0-7803-6741-3
Type :
conf
DOI :
10.1109/ASIC.2001.954718
Filename :
954718
Link To Document :
بازگشت