Title :
FPGA core PDN design optimization
Author :
Zhuyuan Liu ; Shishuang Sun ; Boyle, P.
Author_Institution :
Altera Corp., San Jose, CA, USA
Abstract :
This paper analyses and quantifies the impact of numbers of package power and ground balls and on-package decoupling capacitors (OPD) on an FPGA´s on-chip core power distribution network (PDN) performance. Measurement methodologies are developed to study the PDN quality in both time domain and frequency domain. The PDN performance is evaluated from three aspects, the PDN noise amplitude, core logic maximum operation frequency, and system clock jitter. The findings help chip designers optimize the PDN design to achieve a cost and performance balance.
Keywords :
capacitors; electronics packaging; field programmable gate arrays; frequency-domain analysis; jitter; logic design; time-domain analysis; FPGA core PDN design optimization; PDN noise amplitude; core logic maximum operation frequency; frequency domain; ground balls; on-chip core power distribution network; on-package decoupling capacitors; package power analysis; system clock jitter; time domain; Capacitors; Clocks; Field programmable gate arrays; Impedance; Noise; Q factor; Resonant frequency;
Conference_Titel :
Electromagnetic Compatibility (EMC), 2011 IEEE International Symposium on
Conference_Location :
Long Beach, CA, USA
Print_ISBN :
978-1-4577-0812-1
DOI :
10.1109/ISEMC.2011.6038346