DocumentCode :
160155
Title :
Pipelined architecture for vedic multiplier
Author :
Babu, N. Harish ; Reddy, Nandyala Sreeramula ; Devendra, Bhumarapu ; Jayakrishanan, P.
Author_Institution :
VIT Univ., Vellore, India
fYear :
2014
fDate :
9-11 Jan. 2014
Firstpage :
1
Lastpage :
4
Abstract :
Vedic mathematics is derived from ancient mathematics which is the simplest form of multiplication of two numbers which is one among the 16 sutras. This Vedic mathematics improves the performance of the multiplier in terms of speed. By using this technique RTL coding for 4×4 Vedic multipliers with and without Pipelining, Simulation is performed in Modelsim and got the RTL schematic in Cadence (rc). The area, delay, power analysis of multiplier performed in Cadence (rc). The delay in the Pipelined architecture got reduced by 300ps.
Keywords :
multiplying circuits; pipeline arithmetic; Cadence; Modelsim; RTL coding technique; Vedic mathematics; Vedic multiplier; area analysis; delay analysis; pipelined architecture; power analysis; Adders; Delays; Digital signal processing; Educational institutions; Mathematics; Pipeline processing; Very large scale integration; Multiplication; Ripple Carry (RC) Adder; Urdhava Tiryakbhyam Sutra; Vedic Multiplier (VM);
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advances in Electrical Engineering (ICAEE), 2014 International Conference on
Conference_Location :
Vellore
Type :
conf
DOI :
10.1109/ICAEE.2014.6838437
Filename :
6838437
Link To Document :
بازگشت