Title :
Implementation of high speed low power combinational and sequential circuits using reversible logic
Author :
Shah, Hemal ; Rao, Akhila ; Deshpande, Manohar ; Rane, Ameya ; Nagvekar, Siddhesh
Author_Institution :
Electron. Dept., Vivekanand Educ. Soc.´s Inst. Of Technol., Mumbai, India
Abstract :
Reversible logic has presented itself as a prominent technology which plays an imperative role in Quantum Computing. Quantum computing devices theoretically operate at ultra high speed and consume infinitesimally less power. Research done in this paper aims to utilize the idea of reversible logic to break the conventional speed-power trade-off, thereby getting a step closer to realise Quantum computing devices. To authenticate this research, various combinational and sequential circuits are implemented such as a 4-bit Ripple-carry Adder, (8-bit X 8-bit) Wallace Tree Multiplier, and the Control Unit of an 8-bit GCD processor using Reversible gates. The power and speed parameters for the circuits have been indicated, and compared with their conventional non-reversible counterparts. The comparative statistical study proves that circuits employing Reversible logic thus are faster and power efficient. The designs presented in this paper were simulated using Xilinx 9.2 software.
Keywords :
adders; combinational circuits; logic design; multiplying circuits; quantum computing; sequential circuits; GCD processor; Wallace tree multiplier; Xilinx 9.2 software; combinational circuit; control unit; high speed circuit; low power circuit; quantum computing; reversible gates; reversible logic; ripple carry adder; sequential circuit; Adders; Flip-flops; Logic gates; Process control; Quantum computing; Sequential circuits; Very large scale integration; GCD processor; Quantum Computing; Reversible logic; Ripple carry adder; Wallace tree multiplier; high-speed; less power; non-reversible counterparts; speed-power trade-off;
Conference_Titel :
Advances in Electrical Engineering (ICAEE), 2014 International Conference on
Conference_Location :
Vellore
DOI :
10.1109/ICAEE.2014.6838457