DocumentCode :
1602347
Title :
A banked-promotion TLB for high performance and low power
Author :
Lee, Jung-Hoon ; Lee, Jang-Soo ; Jeong, Seh-Woong ; Kim, Shin-Dug
Author_Institution :
Dept. of Comput. Sci., Yonsei Univ., Seoul, South Korea
fYear :
2001
fDate :
6/23/1905 12:00:00 AM
Firstpage :
118
Lastpage :
123
Abstract :
This research is to design a simple but high performance TLB (translation lookaside buffer) system with low power consumption. Thus, we propose a new TLB structure supporting two page sizes dynamically and selectively for high performance and low cost design without any operating system support. For high performance, a promotion-TLB is designed by supporting two page sizes. Also in order to attain low power consumption, a banked-TLB is constructed by dividing one fully associative TLB space into two sub fully associative TLBs. These two structures are integrated to form a banked-promotion TLB as a low power and high performance TLB structure for embedded processors. According to the results of comparison and analysis, a similar performance can be achieved by using fewer TLB entries and also energy dissipation can be reduced by around 50% compared with the fully associative TLB
Keywords :
buffer storage; content-addressable storage; TLB system; associative TLB; embedded processors; fast buffer; high performance; translation lookaside buffer; Computer science; Costs; Energy consumption; Energy dissipation; Hardware; Laboratories; Large scale integration; Operating systems; Performance analysis; Virtual private networks;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design, 2001. ICCD 2001. Proceedings. 2001 International Conference on
Conference_Location :
Austin, TX
ISSN :
1063-6404
Print_ISBN :
0-7695-1200-3
Type :
conf
DOI :
10.1109/ICCD.2001.955013
Filename :
955013
Link To Document :
بازگشت