DocumentCode :
160313
Title :
Design of area and power efficient complex number multiplier
Author :
Premananda, B.S. ; Pai, Samarth S. ; Shashank, B. ; Bhat, S.S.
Author_Institution :
Dept. of Telecommun. Eng., R.V. Coll. of Eng., Bangalore, India
fYear :
2014
fDate :
11-13 July 2014
Firstpage :
1
Lastpage :
5
Abstract :
Complex number multiplication is one of the most important arithmetic operations in signal processing. The paper proposes a design of high speed 8-bit complex number multiplier where the multiplication process is carried out using Vedic Mathematics [1], Urdhva Tiryagbhyam (Vertically and Cross-wise) sutra and the addition achieved by use of modified adder architectures to reduce the area occupied and power dissipated. Multiplication is realized using modified 8-bit multipliers [2]. The proposed 8-bit multiplier [2] results in a 6.23% increase in speed, 1.88% decrease in area and 13.84% decrease in power dissipation when compared to the normal 8-bit Vedic multiplier. Further, the proposed 8-bit complex number multiplier results in a 9.11% decrease in power dissipated when compared to the normal 8-bit complex number Vedic multiplier.
Keywords :
adders; digital arithmetic; logic design; multiplying circuits; signal processing; Urdhva Tiryagbhyam; Vedic mathematics; arithmetic operation; complex number multiplication; high speed 8-bit complex number multiplier; power dissipation; signal processing; Adders; Computer architecture; Conferences; Hardware; Logic gates; Mathematics; Power dissipation; Carry-skip technique; Urdhva Tiryagbhyam Sutra; Vedic Mathematics;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computing, Communication and Networking Technologies (ICCCNT), 2014 International Conference on
Conference_Location :
Hefei
Print_ISBN :
978-1-4799-2695-4
Type :
conf
DOI :
10.1109/ICCCNT.2014.6963017
Filename :
6963017
Link To Document :
بازگشت