DocumentCode :
1603155
Title :
Fault models´ analysis at register-transfer level description
Author :
Dimitrov, Dimitar ; Andonova, Anna ; Atanasova, Natasha
Author_Institution :
Dept. of Microelectron., Tech. Univ. of Sofia, Bulgaria
Volume :
2
fYear :
2004
Firstpage :
195
Abstract :
The proliferation of system-on-chip designs is forcing us to consider the possibility of doing all design phases at the highest possible levels of abstraction. Behavioral-level design tools are today commercially available, and offer a solution to this problem. Conversely, test issues are usually addressed at the lowest levels of abstraction and, although in recent years many efforts have been devoted to the definition of strategies for addressing test at the high level, a global solution is yet to come. We present preliminary experimental results about some of the available high-level fault models working at the register-transfer (RT) level. The experimental procedure we adopted is presented and some preliminary results are discussed.
Keywords :
design for testability; electronic design automation; integrated circuit design; integrated circuit testing; logic testing; system-on-chip; behavioral-level design tools; design for testability; fault model analysis; gate-level stuck-at fault coverage; high-level fault models; register-transfer level description; system-on-chip designs; test issues; test sequence generation; Analytical models; Boolean functions; Circuit faults; Circuit testing; Data structures; Design for testability; Electronic equipment testing; Hardware design languages; Software testing; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics Technology: Meeting the Challenges of Electronics Technology Progress, 2004. 27th International Spring Seminar on
Print_ISBN :
0-7803-8422-9
Type :
conf
DOI :
10.1109/ISSE.2004.1490418
Filename :
1490418
Link To Document :
بازگشت