DocumentCode :
1603227
Title :
Logical effort of CNFET-based circuits in the presence of metallic tubes
Author :
Ali, Muhammad ; Ashraf, Rehman ; Chrzanowska-Jeske, Malgorzata
Author_Institution :
Dept. of Electr. & Comput. Eng., Portland State Univ., Portland, OR, USA
fYear :
2012
Firstpage :
1
Lastpage :
6
Abstract :
CNFETs have potentials of becoming successors to CMOS devices. In this paper we explore value of the logical effort technique to design robust CNFET-based circuits that due to the presence of unwanted metallic tubes and variations of device parameters behave as stochastic systems. The presence of metallic tubes is one of the major fabrication challenges as it negatively impacts the performance, power and yield of CNFET-based circuits. We developed capacitance-based logical effort models to estimate the delay of CNFET-based circuits in the presence of metallic tubes, and when the metallic tubes are removed by one of known processing techniques. Our Monte Carle simulation uses the developed logical effort models to evaluate delay and functional yield of various types of stochastic logic gates and bigger building blocks. The simulations were done for fanout of one (FO1) and fanout of four (FO4) inverter chain, NAND gate, and 4-stage decoder circuit. The variation in the metallic tube presence was varied from 0% to 20%. The logical effort technique shows high potential for being very efficient in evaluation and optimization of stochastic CNFET-based designs.
Keywords :
Monte Carlo methods; carbon nanotube field effect transistors; circuit optimisation; logic gates; stochastic processes; 4-stage decoder circuit; C; CNFET-based circuit; Monte Carle simulation; NAND gate; capacitance-based logical effort model; device parameter; fanout-of-four inverter chain; fanout-of-one inverter chain; logical effort technique; metallic tube; optimization; stochastic CNFET-based design; stochastic logic gate; stochastic system; Arrays; CMOS integrated circuits; Delay; Inverters; Logic gates; MOSFET circuits; Portable media players; Carbon Nanotube (CNT); Carbon Nanotube Field Effect Transistor (CNFET); Functional Yield; Monte Carlo simulations; logical effort;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Nanotechnology (IEEE-NANO), 2012 12th IEEE Conference on
Conference_Location :
Birmingham
ISSN :
1944-9399
Print_ISBN :
978-1-4673-2198-3
Type :
conf
DOI :
10.1109/NANO.2012.6322153
Filename :
6322153
Link To Document :
بازگشت