DocumentCode :
1603452
Title :
Design of Pipelined FFT Processor Based on FPGA
Author :
Wang, Bingrui ; Zhang, Qihui ; Ao, Tianyong ; Huang, Mingju
Author_Institution :
Sch. of Phys. & Electron., Henan Univ., Kaifeng, China
Volume :
4
fYear :
2010
Firstpage :
432
Lastpage :
435
Abstract :
It is important to develop a high-performance FFT processor to meet the requirements of real time and low cost in many different systems. So a radix-2 pipelined FFT processor based on field programmable gate array (FPGA) for wireless local area networks (WLAN) is proposed. Unlike being stored in the traditional ROM, the twiddle factors in our pipelined FFT processor can be accessed directly. A novel simple address mapping scheme is also proposed. The FFT processor has two pipelines, one is in the execution of complex multiplication of the butterfly unit, and the other is between the RAM modules, which read input data, store temporary variables of butterfly unit and output the final results. Finally, the pipelined 64-point FFT processor can be completely implemented within only 67 clock cycles.
Keywords :
fast Fourier transforms; field programmable gate arrays; integrated circuit design; microprocessor chips; random-access storage; read-only storage; wireless LAN; FPGA; RAM modules; ROM; WLAN; address mapping scheme; butterfly unit; clock cycles; fast Fourier transform; field programmable gate array; radix-2 pipelined FFT processor design; wireless local area networks; Algorithm design and analysis; Clocks; Computational modeling; Computer simulation; Discrete Fourier transforms; Electronic mail; Field programmable gate arrays; Hardware; Physics computing; Wireless LAN; FFT; FPGA; address mapping;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Modeling and Simulation, 2010. ICCMS '10. Second International Conference on
Conference_Location :
Sanya, Hainan
Print_ISBN :
978-1-4244-5642-0
Electronic_ISBN :
978-1-4244-5643-7
Type :
conf
DOI :
10.1109/ICCMS.2010.112
Filename :
5421544
Link To Document :
بازگشت