Title :
A 2 way VLIW processor architecture for embedded multimedia applications
Author :
Kang, Jiyang ; Ahn, Jae-Woo ; Cho, Ji-Young ; Kum, Ki-Il ; Sung, Wonyong
Author_Institution :
Sch. of Electr. Eng., Seoul Nat. Univ., South Korea
fDate :
6/21/1905 12:00:00 AM
Abstract :
As the complexity of multimedia applications increases, the need for efficient and compiler-friendly processor architectures also grows. In this paper, a new multimedia processor architecture is proposed. This processor has a 2-issue VLIW architecture with 64-bit SIMD arithmetic functional units to exploit the instruction-level and subword data parallelism found in multimedia applications. Moreover, densely encoded instructions supporting memory operands, DSP-like addressing modes, and SIMD capability boost the performance while keeping the code size and hardware cost small. To maximally utilize this architecture, a software environment including a code converter, a VLIW compiler system, and a compiled simulator has also been developed. The processor core has been synthesized for LSI logic 0.25 μm library, which results in the total gate count of 102 K. In spite of the relatively smaller issue rate, the proposed processor shows a comparable or higher performance in terms of both the cycle count and the code size when compared to the 8-issue TMS320C62xx, for DSP benchmark kernels and an H.263 video encoder
Keywords :
computational complexity; multimedia systems; parallel architectures; program compilers; programming environments; 2 way VLMT processor architecture; 64-bit SIMD arithmetic functional units; DSP benchmark kernels; H.263 video encoder; LSI logic; TMS320C62xx; VLIW architecture; VLIW compiler system; code converter; compiled simulator; complexity; densely encoded instructions; embedded multimedia; multimedia processor architecture; software environment; subword data parallelism; Application software; Arithmetic; Computer architecture; Costs; Digital signal processing; Hardware; Large scale integration; Logic; Software libraries; VLIW;
Conference_Titel :
Signal Processing Systems, 1999. SiPS 99. 1999 IEEE Workshop on
Conference_Location :
Taipei
Print_ISBN :
0-7803-5650-0
DOI :
10.1109/SIPS.1999.822326