DocumentCode :
1606720
Title :
Reconfigurable and efficient FFT/IFFT architecture
Author :
Grandmaison, Marie-Eve ; Belzile, Jean ; Thibeault, Claude ; Gagnon, Frangois
Author_Institution :
Dept. of Electr. Eng., Ecole de technologie supuieure, Montreal, Que., Canada
Volume :
2
fYear :
2004
Firstpage :
1115
Abstract :
Hardware or firmware implementations of fast Fourier transforms are found in many digital signal processing applications. However, most commercially available FFT/IFFT firmware cores lack reconfigurability, thus impeding reuse and increasing cost, design time, etc. The proposed FFT/IFFT core addresses those issues. It is parameterizable, flexible, and scalable at the design time. The resources needed for an FPGA implementation are comparable to the ones required by non-reconfigurable cores and significantly fewer than those required by available reconfigurable cores. Finally, the design allows real-time processing of a serial input signal, while adding minimal processing latency and optimizing memory usage.
Keywords :
fast Fourier transforms; field programmable gate arrays; firmware; logic design; signal processing; FPGA implementation; digital design; digital signal processing; fast Fourier transforms; firmware cores; firmware implementations; hardware implementations; inverse FFT architecture; memory usage; processing latency; reconfigurability; serial input signal; Costs; Digital signal processing; Fast Fourier transforms; Field programmable gate arrays; Hardware; Impedance; Microprogramming; Process design; Signal design; Signal processing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical and Computer Engineering, 2004. Canadian Conference on
ISSN :
0840-7789
Print_ISBN :
0-7803-8253-6
Type :
conf
DOI :
10.1109/CCECE.2004.1345315
Filename :
1345315
Link To Document :
بازگشت