Title :
Invalid state identification for sequential circuit test generation
Author :
Liang, Hsing-Chung ; Lee, Chung Len ; Chen, Jwu E.
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
Abstract :
For sequential circuit test pattern generation, the information on invalid states will help greatly on backward justification to reduce the test generation time. This paper proposes three algorithms to find invalid states for sequential circuit test generation. The first two algorithms search the complete set of invalid states by exploring all valid states and reachable states respectively. The first algorithm is efficient for circuits having more invalid states than valid states while the second algorithm is efficient for circuits having more valid states than invalid states. The third algorithm searches only the invalid states that are required for test generation to stop justification early. Experimental results on ISCAS benchmark circuits show that the algorithm can identify invalid states in short time and can help improve test generation significantly in the fault coverage, detection efficiency, and generation time
Keywords :
automatic testing; flip-flops; integrated circuit testing; logic testing; sequential circuits; state assignment; ISCAS benchmark circuits; backward justification; detection efficiency; fault coverage; generation time; invalid state identification; reachable states; sequential circuit test generation; test generation time; test pattern generation; valid states; Benchmark testing; Circuit faults; Circuit testing; Degradation; Electrical fault detection; Fault detection; Flip-flops; Sequential analysis; Sequential circuits; Test pattern generators;
Conference_Titel :
Test Symposium, 1996., Proceedings of the Fifth Asian
Conference_Location :
Hsinchu
Print_ISBN :
0-8186-7478-4
DOI :
10.1109/ATS.1996.555128