DocumentCode :
1611297
Title :
A new vertically stacked poly-Si MOSFET with partially depleted SOI operation for densely integrated SoC applications
Author :
Matsuoka, H. ; Mine, T. ; Nakazato, K. ; Moniwa, M. ; Takahashi, Y. ; Matsuoka, M. ; Chakihara, H. ; Fujimoto, A. ; Okuyama, K.
Author_Institution :
Central Res. Lab., Hitachi Ltd., Kokubunji, Japan
fYear :
2004
Firstpage :
234
Lastpage :
235
Abstract :
Vertical transistors take up less area than conventional planar CMOS devices and are thus promising as a means for increased densities of integration. Most of the vertical MOSFET structures proposed so far, however, require sophisticated processing which is incompatible with conventional CMOS processes. In this paper, we propose the use of a vertical poly-Si pMOSFET for SoC applications; this structure is easily stacked on bulk nMOS, eliminating the need for an n-well region and significantly reducing chip Size. The formation of poly-Si grain boundaries across the active channels of poly-Si MOSFETs means that these devices tend to exhibit poor performance in the form of large threshold-voltage fluctuations and large subthreshold swings. A vertical poly-Si transistor that operates with a partially depleted SOI structure and shows excellent DC characteristics has been developed as a solution to these problems. The impact of this new vertical pMOS structure on 6T-SRAM is also demonstrated.
Keywords :
MOSFET; elemental semiconductors; silicon; silicon-on-insulator; system-on-chip; Si; densely integrated SoC applications; grain boundaries; partially depleted SOI operation; vertically stacked poly-Si MOSFET; Amorphous materials; Amorphous silicon; Annealing; CMOS technology; Fabrication; Fluctuations; Laboratories; MOSFET circuits; Temperature; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Technology, 2004. Digest of Technical Papers. 2004 Symposium on
Print_ISBN :
0-7803-8289-7
Type :
conf
DOI :
10.1109/VLSIT.2004.1345498
Filename :
1345498
Link To Document :
بازگشت