DocumentCode :
161149
Title :
Simultaneous data path synthesis and clock skew scheduling for leakage and glitch power minimization
Author :
Hao-Wei Liao ; Shih-Hsu Huang ; Hua-Hsin Yeh ; Wen-Pin Tu
Author_Institution :
Dept. of Electron. Eng., Chung Yuan Christian Univ., Chungli, Taiwan
fYear :
2014
fDate :
7-10 May 2014
Firstpage :
1
Lastpage :
2
Abstract :
In this paper, we point out that, in addition to data path synthesis (gate sizing and buffer insertion), clock skew can also be utilized for further power reduction. We propose an integer linear programming for the simultaneous application of data path synthesis and clock skew scheduling. Note that our approach is the first work to deal with this problem. Compared with previous works, our approach can achieve better results.
Keywords :
circuit optimisation; clocks; integer programming; linear programming; logic circuits; logic design; minimisation; scheduling; buffer insertion; clock skew scheduling; gate sizing; glitch power minimization; integer linear programming; leakage minimization; logic synthesis; power reduction; simultaneous data path synthesis; Clocks; Delays; Logic gates; Minimization; Registers; Wires; Clock Skew; Electronic Design Automation; Glitch Power; Leakage Power; Logic Synthesis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Next-Generation Electronics (ISNE), 2014 International Symposium on
Conference_Location :
Kwei-Shan
Type :
conf
DOI :
10.1109/ISNE.2014.6839356
Filename :
6839356
Link To Document :
بازگشت