DocumentCode :
1612571
Title :
Evaluating thread level parallelism based on optimum cache architecture
Author :
Alipour, Mohamad ; Khorramshahi, B.A. ; Karimi, F. ; Mirzaei, Z. ; Vaghari, A.
Author_Institution :
Allameh Rafiei Higher Educ. Inst. of Qazvin, Qazvin, Iran
fYear :
2012
Firstpage :
48
Lastpage :
53
Abstract :
By scaling down the feature size and emersion of multi-cores that are usually multi-thread processors, the performance requirements almost guaranteed. Despite the ubiquity of multi-cores, it is as important as ever to deliver high single-thread performance. Multithreaded processors, by simultaneously using both the thread-level parallelism and the instruction-level parallelism of applications, achieve larger instruction per cycle rate than single-thread processors. In the recent multi-core multi-thread systems, the performance and power consumption is severely related to the average memory access time and its power consumption. This makes the cache as a major and important part in designing multi-thread multi-core embedded processor architectures. In this paper we perform a comprehensive design space exploration to find cache sizes that create the best tradeoffs between performance, power, and area of the processor. Finally we run multiple threads on the proposed optimum architecture to find out the maximum thread level parallelism based on performance per power and area efficient uni-thread architecture.
Keywords :
cache storage; embedded systems; memory architecture; multi-threading; multiprocessing systems; parallel architectures; performance evaluation; power aware computing; area efficient unithread architecture; average memory access time; design space exploration; feature size down scaling; instruction-level application parallelism; maximum thread level parallelism; multicore emersion; multicore multithread systems; multithread multicore embedded processor architectures; optimum cache architecture; power consumption; single-thread performance; thread level parallelism evaluation; Computer architecture; Hardware; Instruction sets; Multithreading; Power demand; Space exploration; Embedded processor; MIPS; cache; hyper threading; multithread architecture; performance per power;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Applications and Industrial Electronics (ISCAIE), 2012 IEEE Symposium on
Conference_Location :
Kota Kinabalu
Print_ISBN :
978-1-4673-3032-9
Type :
conf
DOI :
10.1109/ISCAIE.2012.6482067
Filename :
6482067
Link To Document :
بازگشت