DocumentCode :
1612703
Title :
The ICAP parallel processor communications switch
Author :
Rana, Deepak ; Weems, Charles C.
Author_Institution :
Massachusetts Univ., Amherst, MA, USA
fYear :
1989
Firstpage :
126
Abstract :
The architecture of a custom VLSI parallel communications switch (PARCOS) chip is described. The PARCOS chip consists of a communication matrix of 32-b serial inputs and 32-b serial outputs and an on-chip control memory. The control memory, called the connection pattern cache (CPC), is constructed so that PARCOS can hold up to 32 of the most frequently used connection patterns between its inputs and outputs. Any of these stored patterns is incrementally modifiable, and the connection pattern of the communication matrix can be switched from one stored pattern in the CPC to another, with a single instruction. This chip is used in building an easily reconfigurable, circuit-switched connection network for the interprocessor communication of the intermediate-level processors of the Image Understanding Architecture (IUA) prototype
Keywords :
VLSI; computer vision; multiprocessor interconnection networks; parallel architectures; 32-b serial inputs; 32-b serial outputs; ICAP parallel processor communications switch; Image Understanding Architecture prototype; VLSI parallel communications switch chip architecture; communication matrix; connection pattern cache; incrementally modifiable stored patterns; intermediate-level processors; interprocessor communication; on-chip control memory; reconfigurable circuit-switched connection network; Communication switching; Communication system control; Computer architecture; Computer vision; Integrated circuit interconnections; Machine vision; Parallel architectures; Signal processing algorithms; Switches; Topology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1989., IEEE International Symposium on
Conference_Location :
Portland, OR
Type :
conf
DOI :
10.1109/ISCAS.1989.100307
Filename :
100307
Link To Document :
بازگشت