DocumentCode :
1613551
Title :
Optimal mapping of DSP application to architectures
Author :
Gebotys, Catherine H. ; Gebotys, Robert J.
Author_Institution :
Dept. of Electr. & Comput. Eng., Waterloo Univ., Ont., Canada
fYear :
1993
Firstpage :
116
Abstract :
The authors present an optimization approach to synthesizing digital signal processing (DSP) specific architectures utilizing programmable VLSI technologies. A new integer programming (IP) model is presented that supports simultaneous scheduling, allocation, and retiming or loop winding. The IP model is used to map a DSP application to a high-speed application-specific architecture and to map multiple DSP applications to a programmable architecture. The same model can also be used to map an application to multiple chips. Results show that the optimization approach synthesizes architectures that are 10% to 24% faster with up to 12% higher throughputs than previously published architectures.
Keywords :
VLSI; application specific integrated circuits; computer architecture; digital signal processing chips; integer programming; resource allocation; scheduling; DSP specific architectures; allocation; digital signal processing; high-speed application-specific architecture; integer programming; loop winding; optimal mapping; optimization; programmable VLSI technologies; retiming; scheduling; throughputs; Application software; Digital signal processing; Digital signal processing chips; Filters; High level synthesis; Job shop scheduling; Linear programming; Pipeline processing; Signal synthesis; Synthesizers; Throughput; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
System Sciences, 1993, Proceeding of the Twenty-Sixth Hawaii International Conference on
Print_ISBN :
0-8186-3230-5
Type :
conf
DOI :
10.1109/HICSS.1993.270753
Filename :
270753
Link To Document :
بازگشت