DocumentCode :
1614079
Title :
Simulation, synthesis, and verification of pipelined asynchronous VLSI circuits
Author :
Furey, Dennis ; Bergmann, Neil W.
Author_Institution :
Space Centre for Satellite Navigation, Queensland Univ. of Technol., Brisbane, Qld., Australia
Volume :
2
fYear :
1997
Firstpage :
445
Abstract :
Systolic arrays are a powerful implementation method for signal, image and video processing algorithms which operate on continuous data streams. While systolic arrays assume a synchronous clocking scheme, similar regular pipelined processing networks can be based on an asynchronous timing model, with resulting advantages in terms of modularity, speed, and power consumption. Unfortunately there is little expertise or CAD support for the system level design of asynchronous pipelined data networks. This paper presents a modelling methodology for these networks based on functions operating on lists of data values, allowing computations to be described in terms of the sequence of data values processed without explicitly assigning times to the individual operations. It describes strategies and accompanying CAD tools for using this methodology for system specification, simulation, verification, and synthesis
Keywords :
VLSI; circuit layout CAD; digital signal processing chips; digital simulation; pipeline processing; specification languages; systolic arrays; CAD tools; asynchronous pipelined data networks; asynchronous timing model; continuous data streams; image algorithm; modelling methodology; modularity; pipelined asynchronous VLSI circuits; power consumption; regular pipelined processing networks; signal processing algorithm; simulation; speed; synchronous clocking; synthesis; system level design; system specification; systolic arrays; verification; video processing algorithms; Clocks; Design automation; Energy consumption; Network synthesis; Power system modeling; Signal processing; Signal synthesis; Streaming media; Systolic arrays; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
TENCON '97. IEEE Region 10 Annual Conference. Speech and Image Technologies for Computing and Telecommunications., Proceedings of IEEE
Conference_Location :
Brisbane, Qld.
Print_ISBN :
0-7803-4365-4
Type :
conf
DOI :
10.1109/TENCON.1997.648213
Filename :
648213
Link To Document :
بازگشت